# LUCRECE DLLRF Status R. Sreedharan, B. Chelaoui, M. Diop, R. Lopes, P. Marchand, F. Ribeiro, Synchrotron SOLEIL, St-Aubin, Gif-sur-Yvette, France M. El Khaldi, F. Wicek, LAL, Orsay, France #### **INTRODUCTION** The LUCRECE project aims at developing an elementary RF system (cavity, power source, LLRF and controls) suitable for continuous (CW) operation at 1.3 GHz in Energy Recovery Linacs (ERL) and VUV-X-ray femtosecond free electron laser (FEL) based light sources at high repetition rate. It takes place in the context of the LUNEX5 (free electron Laser Using a New accelerator for the Exploitation of X-ray radiation of 5<sup>th</sup> generation) advanced and compact FEL demonstrator, using superconducting linac technology for high repetition rate and multi-user operation. A 1.3 GHz superconducting accelerating structure and its related components (tuner, fundamental and HOM couplers, Helium manifold, etc.) will be designed for CW operation. A 20 kW 1.3 GHz solid state amplifier (SSA) will be developed and constructed, based on the SOLEIL technology already in use at lower frequencies (352 MHz and 500 MHz), but relying on the emerging Gallium Nitride (GaN) transistor technology. The 20 kW CW operation of the complete RF assembly will be validated in the CEA CryHoLab test station. The SOLEIL LLRF team is in charge of developing a µTCA based digital LLRF prototype, which status is reported in the present poster. # LUCRECE: RF R&D program for LUNEX5 Phase 1: based on a 400 MeV CW sc Linac → explore advanced FEL techniques and applications - Phase 2: laser wakefield (or plasma) accelerator will be assessed in view of FEL applications - Collaboration between SOLEIL and CEA-DACM for the 400 MeV conventional LINAC (phase 1) - 2 x 200 MeV LCLS-II type cryomodules of 12 m (CW operation) - One RF power amplifier for each cavity 16 x 16 kW @ 1.3 GHz (not the most economical but the best way for achieving the required cavity field stability) - LLRF system (0.01° in phase and 10<sup>-4</sup> in amplitude) with its associated synchronization part #### LUCRECE LLRF basic design First step in the RF R&D for LUNEX5 project, LUCRECE aims at developing a complete RF elementary cell (cavity, power source, LLRF and control) adapted to CW operation to be used for ERLs or femtosecond multi-user FEL at high repetition rate. LUCRECE tasks: - A 1.3 GHz CW TESLA-shaped cavity [CEA, SOLEIL] - A 20 kW CW input power coupler [CNRS-LAL, THALES, SOLEIL] - A digital LLRF system (10<sup>-4</sup>, 0.01°), based on FPGA + CPLD + - μController [SOLEIL, CNRS-LAL] - Cryomodule mechanical studies [CEA, ALSYOM, SOLEIL] #### What is already achieved ZC706 Xilinx Zynq evaluation board RF cavity field stability requirements are: 0.01° in phase and 10<sup>-4</sup> in amplitude 1 LLRF + 1 SSA per cavity. Digital LLRF based on IQ (or non-IQ) demodulation will give all the flexibility to implement different operating modes 4 channel ADC FMC board (TECHWAY) (CW or pulsed). Workflow developed by Koheron: The main characteristic of ADCs and mix of script files and Vivado environment VHDL, C++, Python, etc ... DACs are high bit resolution, good signalto-noise ratio, low jitter and low latency in Very easy to use, order to meet the required stability versatile, automatic code generation... performance. LLRF: Zynq building blocks Complete LLRF design in collaboration with LAL (Orsay) ➤ R&D, component choice @ | Ø | % | % | Ø | Ø | ₹ | ♦ | + | Ø | № | छ | С | 전 | む Component performance test > Production of the complete system > Test with the cavity Quadrature DDC # $Q = 2/M \sum_{i=0}^{\infty} yi \cdot sin(i. \Delta \phi) \quad Coef\_FIR\_Q(i) = sin(i. \Delta \phi)$ i=0 $Digital \ non-IQ \ demodulation \ method$ $\Delta \varphi = 2\Pi$ . N/M $\sum yi \cdot cos(i \cdot \Delta \varphi) \cdot Coef_FIR_I(i) = cos(i \cdot \Delta \varphi)$ $M \cdot f_{RF} = N \cdot f_{S}$ Matlab simulation: Comparison IQ vs non-IQ with some harmonics introduction on the IF signal Comparison of IQ and non IQ demodulation Comparison of IQ and non IQ demodulation Applitude with non IQ demodulation Applitude with non IQ demodulation Open applied by the comparison of IQ and non IQ demodulation Applitude with non IQ demodulation Applitude with non IQ demodulation Phase with With jitter and without harmonics With jitter and harmonics # With this ratio and 64 values of sliding mean, real and test other ratios. measurements give 0.02° rms. We have to improve it Non-IQ method is suitable for IF signal with harmonics from mixer stage. Classical IQ method is more sensitive to harmonics and produces phase and amplitude errors. ### Automatic benchmark for analog IQ modulator characterization ## LUCRECE DLLRF status SOLEIL has selected the Zynq technology for the LLRF digital processing system of LUCRECE project. Preliminary tests were performed using ZC706 Zynq board, interfaced with a four channel ADC FMC board from Techway. All basic signal processing modules relying on Non-IQ demodulation technic were successfully implemented and tested. The presence of an ARM processor with a classical FPGA on the same chip makes the communication part very easy. The FPGA is working with IQ and the ARM transforms IQ in amplitude and phase. All the developed modules have now to be migrated on the Zynq based AMC580 board which is integrated in a µTCA platform. Unfortunately, it turned out that the Vadatech AMC580 board was not compatible with the Native µTCA, an issue which is under investigation. Then SOLEIL Tango control system will be embedded on the Zynq part and the DAC board will be interfaced in order to complete the system. We expect that it will meet the very tight precision (0,01°), required for LUCRECE LLRF.